Min 49689e242c Do not simulate rst signal 6 years ago
..
UCL_project_y3_run_msim_rtl_verilog.do 49689e242c Do not simulate rst signal 6 years ago
modelsim.ini de18826119 Added simulation directory 6 years ago
risc8_tb_wave.do 12417f0cb5 Working processor 6 years ago
risc_tb_wave.do 9d5c8e7121 Project restructure 6 years ago
top_compile.do b346abb6a3 Big project update 6 years ago
top_wave.do b346abb6a3 Big project update 6 years ago
wave.do de18826119 Added simulation directory 6 years ago