Min 12417f0cb5 Working processor %!s(int64=6) %!d(string=hai) anos
..
UCL_project_y3_run_msim_rtl_verilog.do aa42f5562f Project update %!s(int64=6) %!d(string=hai) anos
modelsim.ini de18826119 Added simulation directory %!s(int64=6) %!d(string=hai) anos
risc8_tb_wave.do 12417f0cb5 Working processor %!s(int64=6) %!d(string=hai) anos
risc_tb_wave.do 9d5c8e7121 Project restructure %!s(int64=6) %!d(string=hai) anos
wave.do de18826119 Added simulation directory %!s(int64=6) %!d(string=hai) anos