UCL_project_y3.qsf 4.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. # -------------------------------------------------------------------------- #
  2. #
  3. # Copyright (C) 2018 Intel Corporation. All rights reserved.
  4. # Your use of Intel Corporation's design tools, logic functions
  5. # and other software and tools, and its AMPP partner logic
  6. # functions, and any output files from any of the foregoing
  7. # (including device programming or simulation files), and any
  8. # associated documentation or information are expressly subject
  9. # to the terms and conditions of the Intel Program License
  10. # Subscription Agreement, the Intel Quartus Prime License Agreement,
  11. # the Intel FPGA IP License Agreement, or other applicable license
  12. # agreement, including, without limitation, that your use is for
  13. # the sole purpose of programming logic devices manufactured by
  14. # Intel and sold by Intel or its authorized distributors. Please
  15. # refer to the applicable agreement for further details.
  16. #
  17. # -------------------------------------------------------------------------- #
  18. #
  19. # Quartus Prime
  20. # Version 18.1.0 Build 625 09/12/2018 SJ Lite Edition
  21. # Date created = 13:15:52 September 19, 2019
  22. #
  23. # -------------------------------------------------------------------------- #
  24. #
  25. # Notes:
  26. #
  27. # 1) The default values for assignments are stored in the file:
  28. # UCL_project_y3_assignment_defaults.qdf
  29. # If this file doesn't exist, see file:
  30. # assignment_defaults.qdf
  31. #
  32. # 2) Altera recommends that you do not modify this file. This
  33. # file is updated automatically by the Quartus Prime software
  34. # and any changes you make may be lost or overwritten.
  35. #
  36. # -------------------------------------------------------------------------- #
  37. set_global_assignment -name FAMILY "Cyclone IV E"
  38. set_global_assignment -name DEVICE EP4CE22F17C6
  39. set_global_assignment -name TOP_LEVEL_ENTITY io_unit
  40. set_global_assignment -name ORIGINAL_QUARTUS_VERSION 18.1.0
  41. set_global_assignment -name PROJECT_CREATION_TIME_DATE "13:15:52 SEPTEMBER 19, 2019"
  42. set_global_assignment -name LAST_QUARTUS_VERSION "18.1.0 Lite Edition"
  43. set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files
  44. set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
  45. set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
  46. set_global_assignment -name DEVICE_FILTER_PACKAGE FBGA
  47. set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
  48. set_global_assignment -name NOMINAL_CORE_SUPPLY_VOLTAGE 1.2V
  49. set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (SystemVerilog)"
  50. set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulation
  51. set_global_assignment -name EDA_OUTPUT_DATA_FORMAT "SYSTEMVERILOG HDL" -section_id eda_simulation
  52. set_global_assignment -name POWER_PRESET_COOLING_SOLUTION "23 MM HEAT SINK WITH 200 LFPM AIRFLOW"
  53. set_global_assignment -name POWER_BOARD_THERMAL_MODEL "NONE (CONSERVATIVE)"
  54. set_location_assignment PIN_J15 -to keys[0]
  55. set_location_assignment PIN_E1 -to keys[1]
  56. set_location_assignment PIN_A15 -to leds[0]
  57. set_location_assignment PIN_A13 -to leds[1]
  58. set_location_assignment PIN_B13 -to leds[2]
  59. set_location_assignment PIN_A11 -to leds[3]
  60. set_location_assignment PIN_D1 -to leds[4]
  61. set_location_assignment PIN_F3 -to leds[5]
  62. set_location_assignment PIN_B1 -to leds[6]
  63. set_location_assignment PIN_L3 -to leds[7]
  64. set_location_assignment PIN_M1 -to switches[0]
  65. set_location_assignment PIN_T8 -to switches[1]
  66. set_location_assignment PIN_B9 -to switches[2]
  67. set_location_assignment PIN_M15 -to switches[3]
  68. set_global_assignment -name VERILOG_SHOW_LMF_MAPPING_MESSAGES OFF
  69. set_global_assignment -name EDA_TEST_BENCH_ENABLE_STATUS TEST_BENCH_MODE -section_id eda_simulation
  70. set_global_assignment -name EDA_NATIVELINK_SIMULATION_TEST_BENCH testbench_1 -section_id eda_simulation
  71. set_global_assignment -name EDA_TEST_BENCH_NAME testbench_1 -section_id eda_simulation
  72. set_global_assignment -name EDA_DESIGN_INSTANCE_NAME NA -section_id testbench_1
  73. set_global_assignment -name EDA_TEST_BENCH_MODULE_NAME testbench_1 -section_id testbench_1
  74. set_global_assignment -name EDA_TEST_BENCH_FILE src/reg_file.sv -section_id testbench_1
  75. set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
  76. set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
  77. set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top
  78. set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
  79. set_global_assignment -name SYSTEMVERILOG_FILE src/cpu.sv
  80. set_global_assignment -name SYSTEMVERILOG_FILE src/blocks/reg_file.sv
  81. set_global_assignment -name SYSTEMVERILOG_FILE src/blocks/memory.sv
  82. set_global_assignment -name SYSTEMVERILOG_FILE src/blocks/alu.sv
  83. set_global_assignment -name SYSTEMVERILOG_FILE src/io_unit.sv
  84. set_global_assignment -name SYSTEMVERILOG_FILE src/general.sv