altera_devel.qsf 3.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162
  1. # -------------------------------------------------------------------------- #
  2. #
  3. # Copyright (C) 2020 Intel Corporation. All rights reserved.
  4. # Your use of Intel Corporation's design tools, logic functions
  5. # and other software and tools, and any partner logic
  6. # functions, and any output files from any of the foregoing
  7. # (including device programming or simulation files), and any
  8. # associated documentation or information are expressly subject
  9. # to the terms and conditions of the Intel Program License
  10. # Subscription Agreement, the Intel Quartus Prime License Agreement,
  11. # the Intel FPGA IP License Agreement, or other applicable license
  12. # agreement, including, without limitation, that your use is for
  13. # the sole purpose of programming logic devices manufactured by
  14. # Intel and sold by Intel or its authorized distributors. Please
  15. # refer to the applicable agreement for further details, at
  16. # https://fpgasoftware.intel.com/eula.
  17. #
  18. # -------------------------------------------------------------------------- #
  19. #
  20. # Quartus Prime
  21. # Version 20.1.0 Build 711 06/05/2020 SJ Lite Edition
  22. # Date created = 11:51:52 October 03, 2020
  23. #
  24. # -------------------------------------------------------------------------- #
  25. #
  26. # Notes:
  27. #
  28. # 1) The default values for assignments are stored in the file:
  29. # altera_devel_assignment_defaults.qdf
  30. # If this file doesn't exist, see file:
  31. # assignment_defaults.qdf
  32. #
  33. # 2) Altera recommends that you do not modify this file. This
  34. # file is updated automatically by the Quartus Prime software
  35. # and any changes you make may be lost or overwritten.
  36. #
  37. # -------------------------------------------------------------------------- #
  38. set_global_assignment -name FAMILY "Cyclone IV E"
  39. set_global_assignment -name DEVICE EP4CE22F17C6
  40. set_global_assignment -name TOP_LEVEL_ENTITY root
  41. set_global_assignment -name ORIGINAL_QUARTUS_VERSION 20.1.0
  42. set_global_assignment -name PROJECT_CREATION_TIME_DATE "11:51:52 OCTOBER 03, 2020"
  43. set_global_assignment -name LAST_QUARTUS_VERSION "20.1.0 Lite Edition"
  44. set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files
  45. set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
  46. set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
  47. set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
  48. set_global_assignment -name NOMINAL_CORE_SUPPLY_VOLTAGE 1.2V
  49. set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (Verilog)"
  50. set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulation
  51. set_global_assignment -name EDA_OUTPUT_DATA_FORMAT "VERILOG HDL" -section_id eda_simulation
  52. set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_timing
  53. set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_symbol
  54. set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_signal_integrity
  55. set_global_assignment -name EDA_GENERATE_FUNCTIONAL_NETLIST OFF -section_id eda_board_design_boundary_scan
  56. set_global_assignment -name SYSTEMVERILOG_FILE src/root.sv
  57. set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
  58. set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
  59. set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
  60. set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top